

## 408: Applied Parallel Programming

# Spring 2019 – Midterm Exam 1

## February 26th, 2019

- 1. This is a closed book exam except for 1 sheet of hand-written notes
- 2. You may not use any personal electronic devices except for a calculator
- 3. Absolutely no interaction between students is allowed
- 4. Illegible answers will likely be graded as incorrect

### **Good Luck!**

| Name:                   | <br> |
|-------------------------|------|
| NetID:                  |      |
| Exam Room:              |      |
| Question 1 (24 points): |      |
| Question 2 (18 points): |      |
| Question 3 (30 points): |      |
| Question 4 (28 points): |      |
|                         |      |
| Total Score             |      |

|                                                                                                                                                                                                                                                        |                    | Trial Version                | Wondershare PDFelement |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------|
| Name:                                                                                                                                                                                                                                                  | NetID:             |                              | _                      |
| Problem 1 (26 points): Multiple Choice                                                                                                                                                                                                                 |                    |                              |                        |
| Choose the proper response, and <b>if multiple responses are c</b> obe provided if the answer is partially correct, or wrong.                                                                                                                          | orrect, choose a   | <b>ll</b> . No partial credi | t will                 |
| Part 1a (2 points) A particular CUDA device's streaming multipro<br>and up to 4 thread blocks. Which of the following block configurate<br>total threads in the SM?                                                                                    |                    |                              |                        |
| a. 256 threads per block                                                                                                                                                                                                                               |                    |                              |                        |
| ☐ b. 384 threads per block                                                                                                                                                                                                                             |                    |                              |                        |
| c. 512 threads per block                                                                                                                                                                                                                               |                    |                              |                        |
| d. 1024 threads per block                                                                                                                                                                                                                              |                    |                              |                        |
| e. Either (a) or (b) depending on whether block                                                                                                                                                                                                        | dimension is a po  | ower of 2.                   |                        |
| Part 1b (2 points) For a vector addition, assume that the vector le output elements, and each block contains 64 threads. The programment minimal number of thread blocks to cover all output elements. How 384   448   4000   4480   None of the above | ner configures tha | t kernel launch to h         | ave a                  |
| Part 1c (2 points) A CUDA kernel is launched with 1000 thread by variable is declared as a local variable in the kernel, how many very through the lifetime of the execution of the kernel?  1 1512 1000 512000                                        |                    |                              | lf a                   |

 $\square$  None of the above

| NT.   | NetID:   |  |
|-------|----------|--|
| Name: | Netil ). |  |

Part 1d (2 points) Consider the following code in a CUDA kernel.

```
__global__ void do_work(int i, int *A)
{
    int result = 0;
    if (i < 5)
        result = threadIdx.x;

    A[threadIdx.x] = result;
}

    There is control divergence in this code
    There is no control divergence in this code
    The control divergence depends on the value of i</pre>
```

Part 1e (2 points) Consider the following code in a CUDA kernel.

```
global__ void do_work(int i, int *A)
{
    int result = 0;
    for (j = 0; j < blockIdx.x; j++)
        result += j;

    A[threadIdx.x] = result;
}</pre>
There is control divergence in this code
There is no control divergence in this code
```

Part 1f (2 points) Consider the following code in a CUDA kernel.

```
global__ void do_work(int i, int *A)
{
   int result = 0;
   for (j = 0; j<threadIdx.x; j++)
      result += j;
   A[threadIdx.x] = result;
}</pre>
```

- There is control divergence in this code
- ☐ There is no control divergence in this code
- $\square$  Control divergence depends on the number of threads in the x dimension

Control divergence depends on the number of blocks in the x dimension

| Name:                        | NetID:                                                                                                                                                                                                                                                                                                                                           |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Part 1g (2 p                 | oints) Consider the following statements, then select those are correct:                                                                                                                                                                                                                                                                         |
| ii. (                        | All the threads in a CUDA warp execute the same instruction at the same time Only one block on an SM can use the shared memory in that SM CUDA constant memory is cached                                                                                                                                                                         |
| iv. I                        | Memory coalescing is an optimization to maximize memory utilization  Asyncthreads() call synchronizes across all threads in all blocks                                                                                                                                                                                                           |
|                              | ii, iii, iv, v                                                                                                                                                                                                                                                                                                                                   |
|                              | ☐ i, iii, iv<br>☐ i. iii, iv, v                                                                                                                                                                                                                                                                                                                  |
|                              | ☐ ii, iii, iv                                                                                                                                                                                                                                                                                                                                    |
|                              | i, ii, iii, iv, v                                                                                                                                                                                                                                                                                                                                |
| stored in con output tile. W | <b>oints</b> ) Consider a 3D video filtering (convolution) code in CUDA with a 3x3x5 mask, which is stant memory. Shared memory is used to fully store the input tile required for a 16x16x16 What is the ratio of global memory loads to shared memory accesses for one output tile? For this y consider interior tiles with no ghost elements. |
|                              | ☐ 16*16*16 to 3*3*5*16*16*16                                                                                                                                                                                                                                                                                                                     |
|                              | □ 18*18*20 to 16*16*16                                                                                                                                                                                                                                                                                                                           |
|                              | ☐ 15*15*12 to 16*16*16                                                                                                                                                                                                                                                                                                                           |
|                              | ☐ 15*15*12 to 3*3*5*16*16*16                                                                                                                                                                                                                                                                                                                     |
|                              | 18*18*20 to 3*3*5*16*16*16                                                                                                                                                                                                                                                                                                                       |
|                              | ☐ None of the above                                                                                                                                                                                                                                                                                                                              |
| GB/s. Assum                  | <b>pints</b> ) Consider a DRAM system with a burst size of 512 bytes and a peak bandwidth of 240 me a thread block size of 1024 and warp size of 32 and that <b>A</b> is a float array in the global mat is the maximal memory data access throughput we can hope to achieve in the following                                                    |
| access to A?                 |                                                                                                                                                                                                                                                                                                                                                  |
|                              | <pre>int i = blockIdx.x * blockDim.x + threadIdx.x; float temp = A[4*i]+A[4*i+1];</pre>                                                                                                                                                                                                                                                          |
|                              | □ 240 GB/s                                                                                                                                                                                                                                                                                                                                       |
|                              | □ 120 GB/s                                                                                                                                                                                                                                                                                                                                       |
|                              | □ 60 GB/s                                                                                                                                                                                                                                                                                                                                        |
|                              | $\square$ 30GB/s                                                                                                                                                                                                                                                                                                                                 |

| _     |        |
|-------|--------|
| Vame: | NetID: |

| Part 1 | j (2 <sub>]</sub> | points) | The following vector | addition kernel | and launch code | applies to | parts (j) t | hrough (1) |
|--------|-------------------|---------|----------------------|-----------------|-----------------|------------|-------------|------------|
|--------|-------------------|---------|----------------------|-----------------|-----------------|------------|-------------|------------|

```
1
    global void vecAddKernel(float* A,float* B,float* C, int n)
2
3
     int i = threadIdx.x + blockDim.x * blockIdx.x * 2;
4
5
     if (i < n) C d[i] = A d[i] + B d[i];
6
     i += blockDim.x;
7
     if (i < n) C d[i] = A d[i] + B d[i];
8
   }
9
10 int vectAdd (float* A, float* B, float* C, int n)
12
     int size = n * sizeof (float);
13
     cudaMalloc ((void **)&A d, size);
     cudaMalloc ((void **)&B d, size);
14
     cudaMalloc ((void **)&C d, size);
15
     cudaMemcpy (A d, A, size, cudaMemcpyHostToDevice);
16
17
     cudaMemcpy (B d, B, size, cudaMemcpyHostToDevice);
18
19
     vecAddKernel<<<ceil(n/1024.0), 512>>> (A d, B d, C d, n);
     cudaMemcpy (C, C d, size, cudaMemcpyDeviceToHost);
20
21 }
```

If the size of the vectors is 50,000 elements, identify the block number(s) that will have control divergence. (Assume the index is starting from 0)

- ☐ Block 47
- ☐ Block 48
- ☐ Both A and B
- ☐ Neither A or B

**Part 1k** (**2 points**) If the size of the vectors is 50,000 elements, which lines in the kernel code will experience control divergence?

- ☐ line 5
- ☐ line 7
- both line 5 and line 7
- ☐ None of the above

**Part 1l (2 points)** Again, consider the vector add kernel from part j. If the size of the vectors is *num* elements, identify the number of warps that will have control divergence.

- $\square$  0 or 1
- ☐ 1 or 2
- $\square$  0 or 2
- $\Box$  ceil(num/1024)
- ☐ None of the above



| Name:  |  |  |  |
|--------|--|--|--|
| riame. |  |  |  |

NetID:\_\_\_\_

#### **Problem 2 (18 points): Matrix Multiply**

Following is part of a tiled 2D matrix multiplication CUDA kernel, similar to the one in MP3. However, instead of calculating a single element, each thread calculates a 2x2 section of the output matrix. Adjacent threads calculate adjacent sections. For example, thread (0,0) in the block (0,0) would calculate the (0,0), (0,1), (1,0), (1,1) elements in the output matrix. Likewise thread (1,0) in the block (0,0) would calculate the (2,0), (2,1), (3,0), (3,1) elements in the output matrix. When loading the tiles into the shared memory, each thread in the block will also load a 2x2 section of the corresponding tile.

```
#define BLOCK WIDTH 8
  #define TILE WIDTH 16
2.
  global
3.
4.
  void matrixMultiplyShared(float *M, float *N, float *P,
                              int numMRows, int numMColumns, int numNRows,
5.
6.
                              int numNColumns, int numPRows, int numPColumns)
7.
  {
8.
       shared float Mds[TILE WIDTH][TILE WIDTH];
       shared float Nds[TILE WIDTH][TILE WIDTH];
9.
10.
     int bx = blockIdx.x; int by = blockIdx.y;
11.
     int tx = threadIdx.x; int ty = threadIdx.y;
12.
13.
14.
     // Identify the row and column of the first P element to work on
15.
     int Row = by * TILE WIDTH + ty * 2;
     int Col = bx * TILE WIDTH + tx * 2;
16.
17.
18.
     // Thread-local array to store 2x2 result of P
19.
     float Pvalue[2][2];
20.
     for (int j = 0; j < 2; ++j)
       for (int i = 0; i < 2; ++i)
21.
22.
         Pvalue[j][i] = 0;
23.
24.
     // number of iterations needed to loop over all tiles required
25.
     int ph count = ceil(numMColumns/(float)TILE WIDTH);
26.
27.
     // loop over the M and N tiles required to compute the P elements
     for (int ph = 0; ph < ph_count; ++ph) {</pre>
28.
       // Collaborative loading of M and N tiles into shared memory
29.
30.
       for (int j = 0; j < 2; ++j)
31.
         for (int i = 0; i < 2; ++i) {
32.
           if ((Row+j) < numMRows && (ph*TILE WIDTH+tx*2+i) < numMColumns)
33.
             Mds[ty*2+j][tx*2+i] = M[(Row+j)*numMColumns+ph*TILE WIDTH+tx*2+i];
34.
           else
35.
             Mds[ty*2+j][tx*2+i] = 0;
36.
           if ((ph*TILE WIDTH+ty*2+j) < numNRows && (Col+i) < numNColumns)
             Nds[ty*2+j][tx*2+i] = N[(ph*TILE WIDTH+ty*2+j)*numNColumns+Col+i];
37.
38.
           else
39.
             Nds[ty*2+j][tx*2+i] = 0;
40.
41.
         syncthreads();
42.
```

| Name: |  |  |  |
|-------|--|--|--|
|       |  |  |  |

| Ne | SUID: |
|----|-------|
|    |       |

```
43.
       // Calculate partial dot product for 2x2 array per thread
       for (int k = 0; k < TILE WIDTH; ++k) {
44.
45.
         for (int j = 0; j < 2; ++j)
           for (int i = 0; i < 2; ++i)
46.
             Pvalue[j][i] += Mds[____][___] * Nds[____][___];
47.
48.
      }
49.
        syncthreads();
     } // ph loop
50.
51.
52.
     for (int j = 0; j < 2; ++j)
       for (int i = 0; i < 2; ++i)
53.
         if (Row + j < numPRows && Col + i < numPColumns)</pre>
54.
55.
           P[(Row + j) * numNColumns + Col + i] = Pvalue[j][i];
56. }
57.
58. // Below are some host code to calculate grid dim and block dim
59. dim3 grid_dim(__
                                                                                 ___, 1);
60. dim3 block dim(BLOCK WIDTH, BLOCK WIDTH, 1);
```

Part 2a (12 points) Fill in the missing code in the 6 blanks above

Part 2c (2 points) How many floating point operations (ADDs and MULTs) will each thread perform?

2 \* numMColumns ADDs and 2 \* numMColumns MULTs
2 \* numNColumns ADDs and 2 \* numNColumns MULTs
4 \* numMColumns ADDs and 4 \* numMColumns MULTs
None of the above

Part 2d (2 points) How many loads from global memory will each thread perform?

☐ 50 ☐ 100

 $\square$  None of the above

☐ ph\_count \* 2 ☐ ph\_count \* 4 ☐ ph\_count \* 8 ☐ ph count \* 16

 $\square$  None of the above



Name: NetID:

#### Problem 3 (30 points): Separable 2D Convolution

Under certain conditions, the 2D mask of a 2D convolution can be decomposed to two 1-D masks as shown in the below example. This is called a separable convolution.

$$\begin{bmatrix} -1 & 0 & 1 \\ -2 & 0 & 2 \\ -1 & 0 & 1 \end{bmatrix} * A = \begin{bmatrix} 1 \\ 2 \\ 1 \end{bmatrix} * \begin{bmatrix} -1 & 0 & 1 \end{bmatrix} * A$$

For convolutions that are separable, we can apply the two 1-D masks sequentially to the input matrix: first apply the horizontal 1-D mask to each element, generating an intermediate result. The apply the vertical 1-D mask on the intermediate result to generate the output matrix. In the following questions, you will work with kernel code that uses shared memory tiles to compute a separable 2D convolution. It uses Strategy 1 to load a tile's worth of the input to shared memory, then it computes the horizontal 1-D convolution of size MASK\_WIDTHx1, and then the vertical convolution of 1xMASK\_WIDTH. In the code, mask1 is the horizontal mask, mask2 is the vertical mask.

Part 3a (2 points): Consider the following input array A, and a 3x3 mask, decomposed into two 1D masks

$$mask = \begin{bmatrix} -1 & 0 & 1 \\ -2 & 0 & 2 \\ -1 & 0 & 1 \end{bmatrix}, \ decomposed \ masks = \begin{bmatrix} 1 \\ 2 \\ 1 \end{bmatrix}, [-1 \quad 0 \quad 1], A = \begin{bmatrix} 3 & 2 & 5 & 8 & 1 & 4 \\ 2 & 4 & 7 & 1 & 2 & 6 \\ 6 & 9 & 6 & 5 & 9 & 1 \\ 0 & 4 & 7 & 2 & 8 & 5 \\ 9 & 3 & 1 & 3 & 4 & 8 \\ 7 & 4 & 9 & 2 & 1 & 4 \end{bmatrix}$$

Assume we are using a CUDA kernel has an output tile width of 2. Calculate values for tile (1,1), i.e., tile= $\begin{bmatrix} 6 & 5 \\ 7 & 2 \end{bmatrix}$  after the horizontal mask =  $\begin{bmatrix} -1 & 0 & 1 \end{bmatrix}$  is applied.

**Part 3b** (2 points): Calculate the output values for tile (1, 1). That is, apply the vertical mask to the results from part 3a. Hint: ensure that all values used for this convolution have been first convolved by the horizontal mask.

| N  | lame: |  |  |  |
|----|-------|--|--|--|
| ΙN | ame.  |  |  |  |

NetID:

Part 3c (20 points) In the following questions, you will work with kernel code that uses shared memory tiles to compute a separable 2D convolution by applying two 1-D convolutions. It uses Strategy 1 to load a tile's worth of the input to shared memory, then it computes the horizontal 1-D convolution of size MASK\_WIDTHx1, and then the vertical convolution of 1xMASK\_WIDTH. In the code, mask1 is the horizontal mask, mask2 is the vertical mask. Fill in the blanks in the code to complete the kernel. There are 10 blanks in total.

```
1. #define MASK WIDTH 5
2. #define MASK RADIUS 2
3. #define INPUT TILE WIDTH
4. #define OUTPUT TILE WIDTH 8
5.
6.
7. __constant__ float mask1[MASK_WIDTH]; //horizontal mask
8. constant float mask2[MASK WIDTH]; //vertical mask
   global
10. void Separable2DConv(float *input, float *output, int x size, int y size)
11. {
        shared float input tile[INPUT TILE WIDTH][INPUT TILE WIDTH];
12.
13.
      int tx = threadIdx.x; int ty = threadIdx.y;
14.
      int bx = blockIdx.x; int by = blockIdx.y;
15.
16.
      //output index
17.
      int row o = by * OUTPUT TILE WIDTH + ty;
18.
      int col o = bx * OUTPUT TILE WIDTH + tx;
19.
20.
      // load input tile into shared memory
      int num iters =
21.
      for(int i = 0; i< num iters; i++){</pre>
22.
23.
        for(int j = 0; j<num iters; j++){</pre>
24.
          int row i =
25.
          int col i =
26.
          int tile_y_idx = ty + i* OUTPUT TILE WIDTH;
27.
          int tile x idx = tx + j* OUTPUT TILE WIDTH;
28.
          if(tile y idx < INPUT TILE WIDTH && tile x idx < INPUT TILE WIDTH) {
29.
30.
            if(row i \ge 0 && row i < y size && col i \ge 0 && col i < x size)
              input tile[tile y idx][tile x idx] = input[row i*x size +col i];
31.
32.
            else
33.
              input tile[tile y idx][tile x idx] = 0;
34.
          }
35.
        }
36.
37.
        syncthreads();
38.
39.
      float val;
40.
      for(int iter = 0; iter < num iters; iter++){</pre>
41.
        val = 0.0;
42.
        int y index = ty + iter*OUTPUT TILE WIDTH;
        for(int k =0; k< MASK WIDTH; k++)</pre>
43.
44.
          if( y index < INPUT TILE WIDTH)</pre>
45.
            val += mask1[k] * input tile[____];
        if( y index < INPUT TILE WIDTH )</pre>
46.
```



| TA T   |  |  |  |
|--------|--|--|--|
| Name:  |  |  |  |
| ranic. |  |  |  |

| NetID: |  |
|--------|--|
|        |  |

```
47.
48.
          input tile[     ] [ ] = val;
      }
49.
50.
      val = 0.0;
      for(int k =0; k< MASK WIDTH; k++){</pre>
51.
52.
         val += mask2[k] * input tile[ ][_ ];
53.
54.
      if (row o < y size && col o < x size)
55.
        output[row_o * x_size + col_o] = val;
56. }
57.
58.
```

Part 3d (4 points) The code above is incorrect in that it lacks synchronization. Please specify where \_\_syncthreads() is required for correct execution, by stating which line numbers in the code the \_\_syncthreads() should appear after. For the sake of efficiency, we want to execute as few \_\_syncthreads() as possible. Hint: more than one \_\_syncthreads() is required.

**Part 3e (2 points)** Provide 1 possible advantage and 1 possible disadvantages of using separable masks over a standard 2D convolution?

| _                | Trial Version | Wondershare PDFelement |
|------------------|---------------|------------------------|
| $	ext{ID} \cdot$ |               |                        |

| Name: | NetID: |
|-------|--------|
|       |        |

# **Problem 4 (28 points): Machine Learning**

**Part 4a (6 points):** Choose the proper responses for the questions below. No partial credit will be provided if the answer is partially correct, or wrong.

| d if the | answer is partially correct, or wrong.                                                                                                                                                                                                                                                                                                    |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.       | Mark <b>all</b> statements below that are true.                                                                                                                                                                                                                                                                                           |
|          | <ul> <li>□ A multi-layer perceptron can learn the XOR function</li> <li>□ A single-layer perceptron can learn the XOR function</li> <li>□ A convolutional layer has a smaller receptive field than a fully connected layer</li> <li>□ The learning process involves finding weights and biases that minimize the loss function</li> </ul> |
| 2.       | Mini-batch stochastic gradient descent generally converges to the optimized point faster than batched stochastic gradient descent.                                                                                                                                                                                                        |
|          | ☐ True ☐ False                                                                                                                                                                                                                                                                                                                            |
| 3.       | Unlike classical machine learning algorithms, deep learning does not require hand-designed features.                                                                                                                                                                                                                                      |
|          | ☐ True ☐ False                                                                                                                                                                                                                                                                                                                            |

equation of the model can be given by

**Part 4b (8 points):** You are required to implement optimized multi-layer perceptron with 3 layers as shown in the figure. (NOTE: Image is not scaled to dimension). It takes input x gray scale image of size 16x16 and has 10 classes for output y, each representing a digit. The inputs and outputs are represented as linearized vectors, x and y. The hidden layer h has 100 neurons in it. The overall

NetID:\_

$$h = \sigma(W_1x + b_1)$$
$$y = \sigma(W_2h + b_2)$$

Where  $b_1$  and  $b_2$  are vectors holding the bias values, and  $W_1$  and  $W_2$  are weight matrices, and the function  $\sigma$  is the sigmoid function.



Fill in the dimensions in the following table, based on the architecture of the network:

| Q1 | Dimension of $m{b_1}$         | [, 1] |
|----|-------------------------------|-------|
| Q2 | Dimension of $oldsymbol{b_2}$ | [, 1] |
| Q3 | Dimension of $\pmb{W_1}$      | [,]   |
| Q4 | Dimension of $oldsymbol{W_2}$ | []    |

| • | T     |  |  |  |
|---|-------|--|--|--|
|   | lama. |  |  |  |
| 1 | Vame: |  |  |  |

NetID:\_\_\_\_\_

**Part 4c (8 points):** You realize the both forward-pass equations (for h and y) are the same computation, but with different input dimensions. You want to use a single GPU kernel general enough to perform both. You can disregard the sigmoid function  $\sigma$  for this question. Please complete below code base to complete the implementation in column-major layout weight matrix. The figure below shows the thread access pattern for the column major layout in a 4x3 example.



```
global
2. void fc col(float *y, const float *x, const float *w, const float *b, const
   int ySize, const int xSize) {
3.
4.
      int tx = blockDim.x * blockIdx.x + threadIdx.x;
5.
      int gx = gridDim.x * blockDim.x;
6.
7.
      for (int o = tx; o < ySize; o += gx) {
8.
         float sum =0;
9.
         for( int i =0; i< xSize; i++){</pre>
10.
               sum += x[_] * w[_____];
11.
12.
         }
13.
14.
         y[_] = sum + b[_];
15.
      }
16.}
```

Part 4d (2 points): Based on the code in 4c, are the weight matrix accesses coalesced?

| N | Vame:  |  |  |  |
|---|--------|--|--|--|
| ľ | vanne. |  |  |  |

NetID:

**Part 4e (4 points):** Your partner for ECE 408 optimized the code in 4c by using shared memory for the input matrix (x). However, his implementation has bugs. What changes do you need to make on the code below to make it correct? You can modify, add, or delete lines in the code. Please note that you may not need all the empty lines below and overly complex answers will result in lost points. Assume all the indices with \$ means the same indices you answered in 4c.

```
1. qlobal
2. void fc col shared(float *y, const float *x, const float *w, const float *b,
   const int ySize, const int xSize) {
3.
4.
         shared x shared[xSize];
5.
       int tx = blockDim.x * blockIdx.x + threadIdx.x;
6.
       int gx = gridDim.x * blockDim.x;
7.
8.
9.
       for (int s = tx; s < xSize; s += gx) {
10.
         if (s < xSize)
11.
            x \text{ shared}[s] = x[s];
12.
         else
13.
           x \text{ shared}[s] = 0;
14.
       }
15.
16.
       for( int o = tx; o < ySize; o += gx){
17.
         float sum =0;
18.
         for( int i =0; i< xSize; i++) {</pre>
19.
20.
            sum += x shared[\$] * w[\$];
21.
         }
22.
23.
         y[\$] = sum + b[\$];
24.
      }
25.
```

#